University of Exeter
Browse

An Analytical Model for On-chip Interconnects in Multimedia Embedded Systems

Download (402.59 kB)
journal contribution
posted on 2025-08-06, 14:17 authored by Yulei Wu, Geyong Min, Dakai Zhu, Laurence T. Yang
The traffic pattern has significant impact on the performance of network-on-chip. Many recent studies have shown that multimedia applications can be supported in on-chip interconnects. Driven by the motivation of evaluating on-chip interconnects in multimedia embedded systems, a new analytical model is proposed to investigate the performance of the fat-tree based on-chip interconnection network under bursty multimedia traffic and nonuniform message destinations. Extensive simulation experiments are conducted to validate the accuracy of the model, which is then adopted as a cost-efficient tool to investigate the effects of bursty multimedia traffic with nonuniform destinations on the network performance.

Funding

2011AA01A101

2012BAH01B03

2012CB315803

61173045

Chinese Academy of Sciences

NSFC

National High-tech R&D Program of China

National Key Technology Research and Development Program of the Ministry of Science and Technology of China

National Program on Key Basic Research

XDA01020304

History

Related Materials

Notes

Copyright © ACM, 2013. This is the author's version of the work. It is posted here by permission of ACM for your personal use. Not for redistribution. The definitive version was published in ACM Transactions on Embedded Computing Systems, Vol. 13 Issue 1s (2013), http://doi.acm.org/10.1145/2536747.2536751

Journal

ACM Transactions on Embedded Computing Systems

Publisher

Association for Computing Machinery (ACM)

Language

en

Citation

Vol. 13 (1s), article 29

Department

  • Mathematics and Statistics

Usage metrics

    University of Exeter

    Categories

    No categories selected

    Exports

    RefWorks
    BibTeX
    Ref. manager
    Endnote
    DataCite
    NLM
    DC